# Lab 6 RISC ALU

# **Objectives**

In this lab, we will develop a RISC arithmetic and logic unit and verify its functionality using simulation.

| Section                                                                                                                                                                                                                              | $\odot$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| a) Introduction A brief overview of this lab.                                                                                                                                                                                        | 02      |
| b) Implementation This section is divided into two lab tasks. First, you will implement and test bit RISC ALU. Second, you will connect 6 instances of 1-bit ALUs to constr 6-bit ALU followed by its verification using test bench. |         |
| Exercise                                                                                                                                                                                                                             | 45      |



#### a. Introduction

The arithmetic logic unit (ALU) is the brain of the computer, the device that performs the arithmetic operations like addition and subtraction or logical operations like AND and OR. This lab constructs an ALU from four hardware building blocks (AND and OR gates, inverters, and multiplexors) and illustrates how combinational logic works.

Because the RISC-V registers are 64 bits wide, we need a 64-bit-wide ALU. Let's assume that we will connect 64 1-bit ALUs to create the desired ALU. We'll therefore start by constructing a 1-bit ALU, shown below.



Fig. 6.1. 1-bit ALU with four control signals – Ainvert, Binvert, [1:0] Operation.

## b. Implementation

In this lab, we will design an ALU that will be able to perform a subset of the ALU operations of a full RISC-V ALU. In this exercise, we will develop an ALU that will take two 1-bit inputs, a and b, and will be able to execute the following five instructions:

add, sub, and, or, nor





The 1-bit ALU will generate a 1-bit output, named "Result", and a "CarryOut" signal. The different operations will be selected by a 4-bit control signal, named "ALUop". The description of these 4 control signals are shown in the table below.

|         | Function |               |              |          |  |
|---------|----------|---------------|--------------|----------|--|
| Ainvert | Binvert  | Operation [1] | Operation[0] | Function |  |
| 0       | 0        | 0             | 0            | AND      |  |
| 0       | 0        | 0             | 1            | OR       |  |
| 0       | 0        | 1             | 0            | Add      |  |
| 0       | 1        | 1             | 0            | Subtract |  |
| 1       | 1        | 0             | 0            | NOR      |  |

#### i. Lab Task 01

Design a module named "ALU\_1\_bit" to incorporate the functionality shown in Fig. 6.1. This module should have 1-bit inputs a, b, CarryIn; 4-bit input ALUOp; and two 1-bit outputs Result and CarryOut.

The text shown in red in Fig. 6.1. indicate the name of corresponding wires. For example, the wire at the output of upper inverter (having input a) is given a name abar.

As discussed in lecture, the output CarryOut should be implemented according to the following equation:

CarryOut = (Input1&CarryIn) | (Input2&CarryIn) | (Input1&Input2)

where,

Input1 and input2 are the inputs to the adder shown in Fig. 6.1.



The inputs to the adder shown in Fig. 6.1. are not the input signals and . Choose the appropriate signals carefully.



This exercise requires you to implement a 1-bit ALU at gate-level. That is, you need to use gates and wire them together according to Fig. 6.1. For gates and add operation, you can directly use &, | and +.

2-input 1-bit mux can be easily implemented using conditional operator <expression>? T:F. For example,



assign Result = Sel ? (a+b) : (a-b);

If Sel signal is HIGH, the value of a+b will be assigned to Result, otherwise a-b will be assigned to Result.

Write a testbench and verify the functionality of all five operations.

To check the subtraction operation results, make sure carry\_in is set to 1.





#### ii. Lab Task 02

Now you are supposed to use this 1-bit ALU to implement 64-bit ALU by instantiating the previously developed module, ALU\_1\_bit, 64 times. Since it will become too difficult to debug these many modules, therefore, for now, extend this 1-bit ALU to 6-bit ALU by instantiating ALU\_1\_bit module 6 times in a separate top module and make the appropriate connections as shown in Figure 6.2 (only for 6-bits ALU).



Fig. 6.2. Extension of 1-bit ALU to 64-bit ALU. In this lab, you are required to use 1-bit ALUs 6 times to construct a 6-bit ALU.

Write a testbench to test the functionality of 6-bit ALU and verify the correct functioning of all five operations.





#### **Exercise**

At this point, you have already experienced that extending ALU\_1\_bit module 64 times will result in a 64-bit ALU. However, this process would be too lengthy and cumbersome. In contrast, you are required to develop a behavioral model of 64-bit ALU just by declaring a and b 64-bits wide and declare the corresponding operations using a single multiplexer. You also need to add an additional output named ZERO in your 64-bit ALU, as shown in Fig. 6.3 below.



Fig. 6.3. 64-bit ALU with ZERO output.



The behavioral model of ALU can be implemented using if-else or case structures.

The ZERO output should be set to 1 if the Result is 0, else set it to 0. The circuitry for triggering ZERO is shown in the figure below.





## Assessment Rubric Computer Architecture Lab Lab 06

## RISC V Arithmetic & Logic Unit (ALU)

| Name: | Student ID: |
|-------|-------------|
|-------|-------------|

## **Points Distribution**

| Task No.            | LR 2        | LR 5    | AR 7              |  |
|---------------------|-------------|---------|-------------------|--|
|                     | Code        | Results | Report Submission |  |
| Task 1              | /20         | /10     |                   |  |
| Task 2              | /15         | /10     | /20               |  |
| Task 3              | /15         | /10     |                   |  |
| <b>Total Points</b> | /100 Points |         |                   |  |
| CLO Mapped          | CLO 1       |         |                   |  |

For description of different levels of the mapped rubrics, please refer to the provided Lab Evaluation Assessment Rubrics.

| #   | Assessment<br>Elements                                 | Level 1: Unsatisfactory Points 0-1                                                                                                                                                         | Level 2: Developing<br>Points 2                                                                                                                                               | Level 3: Good<br>Points 3                                                                                                                                                | Level 4: Exemplary Points 4                                                                                                                                                |
|-----|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LR2 | Program/Code/<br>Simulation<br>Model/ Network<br>Model | Program/code/simulation model/network model does not implement the required functionality and has several errors. The student is not able to utilize even the basic tools of the software. | Program/code/simulation model/network model has some errors and does not produce completely accurate results. Student has limited command on the basic tools of the software. | Program/code/simulation<br>model/network model<br>gives correct output but<br>not efficiently<br>implemented or<br>implemented by<br>computationally complex<br>routine. | Program/code/simulation<br>/network model is<br>efficiently implemented<br>and gives correct output.<br>Student has full command<br>on the basic tools of the<br>software. |
| LR5 | Results & Plots                                        | Figures/ graphs / tables are not developed or are poorly constructed with erroneous results. Titles, captions, units are not mentioned. Data is presented in an obscure manner.            | Figures, graphs and tables are drawn but contain errors. Titles, captions, units are not accurate. Data presentation is not too clear.                                        | All figures, graphs, tables are correctly drawn but contain minor errors or some of the details are missing.                                                             | Figures / graphs / tables<br>are correctly drawn and<br>appropriate titles/captions<br>and proper units are<br>mentioned. Data<br>presentation is<br>systematic.           |
| AR7 | Report<br>Content/Code<br>Comments                     | Most of the questions are not answered / figures are not labelled/ titles are not mentioned / units are not mentioned. No comments are present in the code.                                | Some of the questions are answered, figures are labelled, titles are mentioned and units are mentioned. Few comments are stated in the code.                                  | Majority of the questions are answered, figures are labelled, titles are mentioned and units are mentioned. Comments are stated in the code.                             | All the questions are answered, figures are labelled, titles are mentioned and units are properly mentioned. Proper comments are stated in the code.                       |